Jump to ratings and reviews
Rate this book

Vhdl for Logic Synthesis: An Introductory Guide for Achieving Design Requirements

Rate this book
VHDL is the VHSIC Hardware Description Language, an industry standard language used to describe hardware from the abstract to the concrete level. It is embraced as the universal communication medium of design and computer-aided engineering workstation vendors throughout the industry are standardizing on VHDL as input and output from their tools. This book is aimed at hardware engineers with some experience of hardware design, but little or no experience in terms of the hardware mappings performed by synthesis. The book starts with a review of Register Transfer Level design, the foundation of logic synthesis. The basics of logic and registers are described first, then expanded by the effective use of types, including the proposed standard synthesisable types. More advanced techniques are developed, including the writing of packages and parametrisable modules. The book finishes with techniques for writing effective test benches. The concepts are illustrated throughout by examples, making it suitable as a source reference for synthesisable models.

254 pages, Hardcover

First published January 1, 1995

4 people want to read

About the author

Andrew Rushton

5 books1 follower

Ratings & Reviews

What do you think?
Rate this book

Friends & Following

Create a free account to discover what your friends think of this book!

Community Reviews

5 stars
0 (0%)
4 stars
1 (100%)
3 stars
0 (0%)
2 stars
0 (0%)
1 star
0 (0%)
No one has reviewed this book yet.

Can't find what you're looking for?

Get help and learn more about the design.