Jump to ratings and reviews
Rate this book

Static Timing Analysis for Nanometer Designs: A Practical Approach by J. Bhasker

Rate this book
iming, timing, timing! That is the main concern of a digital designer charged with designing a semiconductor chip. What is it, how is it T described, and how does one verify it? The design team of a large digital design may spend months architecting and iterating the design to achieve the required timing target. Besides functional verification, the t- ing closure is the major milestone which dictates when a chip can be - leased to the semiconductor foundry for fabrication. This book addresses the timing verification using static timing analysis for nanometer designs. The book has originated from many years of our working in the area of timing verification for complex nanometer designs. We have come across many design engineers trying to learn the background and various aspects of static timing analysis. Unfortunately, there is no book currently ava- able that can be used by a working engineer to get acquainted with the - tails of static timing analysis. The chip designers lack a central reference for information on timing, that covers the basics to the advanced timing veri- cation procedures and techniques.

Hardcover

First published January 1, 2009

8 people are currently reading
28 people want to read

About the author

Ratings & Reviews

What do you think?
Rate this book

Friends & Following

Create a free account to discover what your friends think of this book!

Community Reviews

5 stars
8 (57%)
4 stars
4 (28%)
3 stars
0 (0%)
2 stars
0 (0%)
1 star
2 (14%)
Displaying 1 - 2 of 2 reviews
Profile Image for WakamoSya.
4 reviews1 follower
June 27, 2018
Nuts and bolts knowledge of Static Timing Analysis.
It's helpful for entry-level ICer like me!
Displaying 1 - 2 of 2 reviews

Can't find what you're looking for?

Get help and learn more about the design.